+Advanced Search
Backside Growth Thick Porous Silicon Layers for High Q on-Chip RF Integrated Inductors
DOI:
Author:
Affiliation:

Clc Number:

TN405.95

Fund Project:

  • Article
  • |
  • Figures
  • |
  • Metrics
  • |
  • Reference
  • |
  • Related
  • |
  • Cited by
  • |
  • Materials
  • |
  • Comments
    Abstract:

    A backside growth technique of thick porous silicon layers for the on-chip RF integrated inductor is presented. ASITIC calculation confirms that the thick porous silicon substrate (through the wafer) is a better choice to achieve high quality factor RF integrated inductors. Fabrication and characterization of the through wafer PS layer with the backside growth technique were carried out, which proved the feasibility of post-processing procedure in CMOS technology. ESEM was used to observe the morphologies of the fabricated samples. The relationships of PS growth rate as a function of current density was concluded.

    Reference
    Related
    Cited by
Get Citation

[Yang Li, Zhou Yi, Zhang Guoyan, Liao Huailin, Huang Ru, Zhang Xing, Wang Yangyuan. Backside Growth Thick Porous Silicon Layers for High Q on-Chip RF Integrated Inductors[J]. Rare Metal Materials and Engineering,2006,35(6):966~969.]
DOI:[doi]

Copy
Article Metrics
  • Abstract:
  • PDF:
  • HTML:
  • Cited by:
History
  • Received:September 17,2005
  • Revised:February 20,2006
  • Adopted:
  • Online:
  • Published: